

Technovision-2014: 1st International Conference at SITS, Narhe, Pune on April 5-6, 2014

# **QPSK Modem using FPGA**

#### T. K. Zombade

Department of E & TC, Sinhgad College of Engineering, University of Pune, India Email: tzombade@yahoo.com

Abstract - This paper presents the basics of QPSK modulation technique. Then the QPSK modulator and simulated Matlab/Simulink demodulator are using environment and System Generator, a tool from Xilinx used for FPGA design. The modulator algorithm has been simulated using Matlab R2011a and System Generator of Xilinx ISE 14.1. This paper describes the functionality of QPSK modem and analyses the performance of QPSK demodulator for AWGN channel. For testing of QPSK modem human speech signal is used as modulating signal.

Keywords - QPSK, Simulink, System Generator, FPGA, Xilinx. AWGN.

#### I. Introduction

In QPSK modulation the binary data stream is split into the in-phase and quadrature-phase components. These are then separately modulated onto two orthogonal basis functions, for this two sinusoids are used. Afterwards, the two signals are superimposed, and the resulting signal is the QPSK signal. QPSK system provides double bandwidth compared with BPSK systems.

For OPSK modulations modem chips or ASIC's areused but the systems in which the parameters changes frequently these chips are not suitable as reconfiguration of system and reprogramming is not possible. FPGA-Field Programmable Gate Arrays (FPGA) is an FDP featuring a general structure that allows very high logic capacity, the most suitable platform in terms of performance, power consumption and configurability. The based on **FPGA** has features reprogrammability and reconfigurability and they are also very easy to upgrade hence it is possible to have flexibility in the product development cycle.

In QPSK data bits to be modulated are grouped into symbols, each containing two bits, and each symbol can take one of four possible values: 00, 01, 10 or 11. During each symbol interval, the modulator shifts the carrier to one of four possible phases 45°, 135°, 225°, and 315° corresponding to four possible values of the input symbol. The constellation diagram is shown in figure 1. In QPSK the phase of In-phase (I) cattier is changed from 0° to 180° and Quadrature-phase carrier between 90° and 270° This is used to indicate the four states of a 2-bit binary code. Each state of these carriers is referred to as a Symbol. Two orthogonal carriers are used here one is  $\cos(2\pi f ct)$  and other is  $\sin(2\pi f ct)$ , the QPSK signal is represented by

#### S. A. Shirsat

Department of E & TC, Sinhgad College of Engineering, University of Pune, India Email: malaveskm@rediffmail.com

$$s(t) = \frac{1}{\sqrt{2}}dI(t)\cos(2\pi fct) + \frac{1}{\sqrt{2}}dQ(t)\sin(2\pi fct)$$
 (2)



Fig.1. Constellation diagram of QPSK

The rest of paper is organized as: Section II describes the model of QPSK. System design with Simulink models and results are summarised in Section III. Finally the conclusions are presented in Section IV.

## II. QPSK MODEM

The block diagram for the proposed work is shown in figure 2.1



Fig.2.1. Functional Block Diagram of QPSK Modem

The Bernoulli Binary Generator block generates random binary numbers using a Bernoulli distribution. The Bernoulli distribution with parameter p produces zero with probability p and one with probability 1-p.In QPSK there are four phases which are separated by 900 data bits to be modulated are grouped into symbols, each containing twobits, and each symbol can take one of four possible values: 00, 01, 10 or 11.In QPSK we can send 2 bits/symbol and so is used for high data-rate applications. Additive white Gaussian noise (AWGN) is a channel model in which the only impairment to communication is Volume 5, Issue (4) July, Technovision-2014, ISSN 2249-071X

# Technovision-2014: 1st International Conference at SITS, Narhe, Pune on April 5-6, 2014

a linear addition of wideband or white noise with a constant spectral density (expressed as watts per hertz of bandwidth) and a Gaussian distribution of amplitude. The demodulator demodulates the input signal using the binary phase shift keying method. The delay block is used to Sample and hold with one sample period delay. The Error Rate Calculation block compares input data from a transmitter with input data from a receiver. It calculates the error rate as a running statistic, by dividing the total number of unequal pairs of data elements by the total number of input data elements from one source. If the inputs are symbols, then it computes the symbol error rate. Block diagram of QPSK Transmitter and Receiver is as shown in figure 3 and 4 respectively.

#### A. Transmitter of OPSK

QPSK modulator consists of two binary phase shift keying (BPSK) modulators, the mapping circuit, which is a serial to parallel converter shift register, and carrier generator. The binary serial bit sequence applied to the modulator is converted into two bit parallel sequence of Ibit and Q-bit. These I and Q bits are applied to BPSK modulators whose carrier frequency is orthogonal to each other, which is generated by the carrier generator. The output from both BPSK modulators are then added by summing amplifier which results QPSK modulated signal which can be transmitted by antenna.



Fig.2.2. Tx of the QPSK [1]

### B. Receiver of OPSK

In demodulator the QPSK signal is applied to two balanced modulators and they are multiplied with the same carrier frequency as in the modulator this is called synchronous detection. The output of each balanced modulator contains both baseband components and highfrequency components. The low pass filter removes high frequency components and leaves only baseband components. The filter used is FIR filter. FIR filter is based on frequency characteristics and impulse response. MATLAB's FDA Tool (Filter Design & Analysis) is used to implement FIR filter. Window function design technique is one of the main FIR filter design methods. The basic idea of window function design method is to select the filter on the basis of suitable and ideal frequency characteristics, and then its impulse response is truncated to obtain a FIR filter of linear-phase. The output of two LPF's is then given to the Demapping circuit which gives the original signal m (t).



Fig.2.3. Rx of the QPSK [1]

The signal at output of upper balanced modulator is given by following equation.

$$S(t)\cos\omega_{c}t = \left[\frac{1}{\sqrt{2}}dI(t)\cos\omega_{c}t + \frac{1}{\sqrt{2}}dQ(t)\sin\omega_{c}t\right]\cos\omega_{c}t$$

$$= \frac{1}{\sqrt{2}}dI(t)\cos^{2}\omega_{c}t + \frac{1}{\sqrt{2}}dQ(t)\sin\omega_{c}t.\cos\omega_{c}t$$

$$= \frac{1}{\sqrt{2}}dI(t)\left[1 + \frac{\cos^{2}\omega ct}{2}\right] + dQ(t)\sin\omega_{c}t\cos\omega_{c}t$$

$$= dI(t)$$
(3)

From equation 3 the In-phase component is obtained. Also the signal at the output of lower balanced modulator

$$S(t)\sin\omega_{c}t = \left[\frac{1}{\sqrt{2}}dI(t)\cos\omega_{c}t + \frac{1}{\sqrt{2}}dQ(t)\sin\omega_{c}t\right]\sin\omega_{c}t$$

$$= \frac{1}{\sqrt{2}}dI(t)\cos\omega_{c}t \cdot \sin\omega_{c}t + \frac{1}{\sqrt{2}}dQ(t)\left[1 + \frac{\sin^{2}\omega ct}{2}\right]$$

$$= \frac{1}{\sqrt{2}}dI(t)\cos\omega_{c}t \cdot \sin\omega_{c}t + \frac{1}{\sqrt{2}}dQ(t)\sin^{2}\omega_{c}t$$

$$= dQ(t) \tag{4}$$

Equation 4 shows the Quadrature-phase component. The Demapping circuit adds the I and Q components which results into modulating signal *m* (*t*).

#### III. SIMULATION USING SYSTEM GENERATOR

Figure 3.1 shows the block diagram of QPSK Modem. In this simulation the recorded voice signal is used as information signal. The information signal is given from the workspace block. This block reads the data file from the workspace. This voice signal is representing the real time application of QPSK modem. Additive White Gaussian Noise (AWGN) channel block is added for linear addition of white noise.

QPSK demodulation using Simulink filter design tool is also shows in figure 3.1. FIR Compiler is used to implement the filters in FPGA. We have to provide the co-



# Technovision-2014: 1st International Conference at SITS, Narhe, Pune on April 5-6, 2014

efficient to perform a filtering operation. Here as we need only one type of filter we have used only one FDA module and referenced it in two FIR Compiler modules. This can be done by writing "xlfda numerator ('FDATool') in coefficient Vector textbox.



Fig.3.1. QPSK MODEM using System Generator

## IV. RESULTS

In this section, simulation model results are based on the Xilinx system generator block set. The following waveform shows the various performance characteristics like eye diagram and simulation of QPSK modulator and demodulator using system generator. The waveforms shows in figure obtained from model shown in figure 3.1. Figure 4.1 represents the information signal from .mat file. Figure 4.2 represents simulation results for QPSK modulator and demodulator.



Fig.4.1. QPSK Demodulator using Voice Signal for Binary data

The QPSK modem has a 4MHz clock frequency. Carrier frequency of 125 KHz is obtained as 32 samples are taken for one cycle. The data rate obtained by the design is 250 Kbps. In figure 4.2 the first row shows the data input, second row shows the modulated qpsk signal, third row is the output of multiplier, fourth and fifth row shows the outputs from FIR filters and finally the last row shows the demodulated signal.



Fig.4.2. Simulation waveforms for QPSK Modem using System Generator

Details of device utilization is discussed in table 1 and corresponding Schematic generated after synthesis is shows in figure 4.3.

Table 1: Design Summary of QPSK Demodulator

| Device Utilization Summary (estimated values) |      |           |             | Θ   |
|-----------------------------------------------|------|-----------|-------------|-----|
| Logic Utilization                             | Used | Available | Utilization |     |
| Number of Slices                              | 208  | 3584      |             | 5%  |
| Number of Slice Flip Flops                    | 243  | 7168      |             | 3%  |
| Number of 4 input LUTs                        | 334  | 7168      |             | 4%  |
| Number of bonded IOBs                         | 18   | 141       |             | 12% |
| Number of GCLKs                               | 1    | 8         |             | 12% |

(Target Device- Spartan 3 xc3s400, Xilinx ISE design Suite-14.1)



Fig.4.3. RTL Schematic using System Generator



Technovision-2014: 1st International Conference at SITS, Narhe, Pune on April 5-6, 2014

#### V. CONCLUSION

With this design methodology the typical advantageous features of using field programmable devices are introduced. The design gives the flexibility of reprogramming and reconfiguration. The Simulink simulations are easy to run. These simulations are possible even before the compilation of the System Generator blocks to obtain the hardware description language files. With the System Generator it is possible to simulate the full transceiver, the transmitter and the receiver can be connected through an AWGN channel.

#### REFERENCES

- Wenmiao song, Yao "Design and implementation of QPSK [1] modem based on FPGA 978-1-4244-5540-9/10, 2010.
- [2] TayabDMemon, WalliullahGhangro, Dr. BS Chowdhry, "Quadrature Phase Shift Keying Modulator & Demodulator for Wireless Modem" by 2006.
- [3] S.O. Popescu, A.S. Gontean and D. Ianchis "QPSK Modulator on FPGA" SISY 2011. 2011 IEEE 9th International Symposium on Intelligent Systems and Informatics September 8-10, 2011, Subotica, Serbia.
- TeenaSakla, Divya Jain, Sandhya Gautam "Implementation of [4] Digital QpskModulatorby Using Vhdl /Matlab"International Journal of Engineering and Technology Vol. 2(9), 2010, 4827-4831
- S.O. Popescu, A.S.Gontean and G.Budura "Simulation and [5] Implementation of a BPSKModulator on FPGA" 6th IEEE International Symposium on Applied Computational Intelligence and Informatics, May 19-21, 2011 Timioara, Romania.
- [6] GAO Yan, ZHANG Lin-Lin "Simulation Study of FIR Filter Based on Matlab" ISBN 978-1-4244-3709-2/10/2010.
- Spartan 3E FPGA Starter Kit board. User guide. Xilinx. 2011.
- [8] ISE 14.1 Quick Start Tutorial, Xilinx, 2010.
- Spartan-3E FPGA Family Data Sheet. Xilinx, 2008.
- [10] System Generator for DSP. Getting Started Guide. Xilinx. 2008.